

US007405455B2

### (12) United States Patent

Forbes et al.

# (10) Patent No.: (45) Date of Patent:

US 7,405,455 B2 Jul. 29, 2008

### (54) SEMICONDUCTOR CONSTRUCTIONS AND TRANSISTOR GATES

(75) Inventors: **Leonard Forbes**, Corvallis, OR (US);

Kie Y. Ahn, Chappaqua, NY (US); Luan

C. Tran, Meridian, ID (US)

(73) Assignee: Micron Technology, Inc., Boise, ID

(US)

(\*) Notice: Subject to any disclaimer, the term of this

patent is extended or adjusted under 35

U.S.C. 154(b) by 295 days.

(21) Appl. No.: 11/126,455

(22) Filed: May 10, 2005

(65) Prior Publication Data

US 2005/0205900 A1 Sep. 22, 2005

#### Related U.S. Application Data

- (63) Continuation of application No. 10/365,414, filed on Feb. 11, 2003, now Pat. No. 6,890,843, which is a continuation of application No. 10/062,892, filed on Jan. 30, 2002, now Pat. No. 6,541,362, which is a continuation of application No. 09/478,975, filed on Jan. 6, 2000, now Pat. No. 6,372,618.
- (51) Int. Cl. *H01L 29/78* (2006.01)

#### (56) References Cited

#### U.S. PATENT DOCUMENTS

4,113,551 A 9/1978 Bassous et al. ...... 156/662

4,285,761 A 8/1981 Fatula, Jr. et al. ........... 156/628

#### (Continued)

#### FOREIGN PATENT DOCUMENTS

DE 39 01 114 C2 3/1995

#### (Continued)

#### OTHER PUBLICATIONS

Very Uniform and High Aspect Ratio Anisotropy SiO<sub>2</sub> Etching Process in Magnetic Neutral Loop Discharge Plasma; W. Chen et al.; J. Vac. Sci. Technol. A 17(5) Sep./Oct. 1999.

#### (Continued)

Primary Examiner—Evan Pert (74) Attorney, Agent, or Firm—Wells St. John P.S.

#### (57) ABSTRACT

One aspect of the invention encompasses a method of forming a semiconductor structure. A patterned line is formed to comprise a first layer and a second layer. The first layer comprises silicon and the second layer comprises a metal. The line has at least one sidewall edge comprising a first-layer-defined portion and a second-layer-defined portion. A third layer is formed along the at least one sidewall edge. The third layer comprises silicon and is along both the first-layered-defined portion of the sidewall edge and the second-layered-defined portion of the sidewall edge. The silicon of the third layer is reacted with the metal of the second layer to form a silicide along the second-layer-defined portion of the sidewall edge. The silicon of the third layer is removed to leave the silicon of the first layer, the metal of the second layer, and the silicide.

#### 5 Claims, 9 Drawing Sheets



#### U.S. PATENT DOCUMENTS

| 4,716,131 | A   | 12/1987 | Okazawa et al.       |
|-----------|-----|---------|----------------------|
| 4,954,867 | A   | 9/1990  | Hosaka               |
| 5,003,375 | A   | 3/1991  | Ichikawa 357/71      |
| 5,132,756 | A   | 7/1992  | Matsuda              |
| 5,160,987 | A   | 11/1992 | Pricer et al 257/307 |
| 5,256,585 | A   | 10/1993 | Bae                  |
| 5,518,966 | A   | 5/1996  | Woo                  |
| 5,719,410 | A * | 2/1998  | Suehiro et al 257/77 |
| 5,736,455 | A   | 4/1998  | Iyer et al 138/592   |
| 5,796,151 | A   | 8/1998  | Hsu et al 257/410    |
| 5,804,499 | A   | 9/1998  | Dehm et al 438/592   |
| 5,872,057 | A   | 2/1999  | Lee 438/655          |
| 5,925,918 | A   | 7/1999  | Wu et al 257/413     |
| 5,981,993 | A   | 11/1999 | Cho 257/311          |
| 5,998,290 | A   | 12/1999 | Wu et al 438/595     |
| 6,075,274 | A   | 6/2000  | Wu et al 257/413     |
| 6,204,521 | B1  | 3/2001  | Manning 257/72       |
| 6,372,618 | B2  | 4/2002  | Forbes et al 438/596 |
| 6,429,108 | B1* | 8/2002  | Chang et al 438/587  |
| 6,521,963 | В1  | 2/2003  | Ota et al.           |

#### FOREIGN PATENT DOCUMENTS

EP 0 403 368 A1 12/1990

#### JP 7202169 8/1995

#### OTHER PUBLICATIONS

Selective dry etching in a high density plasma for 0.5 μm complementary metal-oxide-semiconductor technology; J. Givens et. al., IBM Corp.; J. Vac. Sci. Technol. B 12(1), Jan./Feb. 1994.

Silicon Processing For the VLSI Era; vol. 1; Process Technology; Stanley Wolf Ph.D.; Richard N. Tauber Ph.D.; pp. 556-557; Lattice Press, Sunset Beach, CA.

Highly Reliable Tungsten Gate Technology; N. Kobayashi et al., pp. 159-167; Central Research Laboratory, Hitachi Ltd.

Integration Technorology of Polymetal (W/WSiN/Poly-Si) Dual Gate CMOS for 1Gbit DRAMs and Beyond; Y. Hiura et al.; ULSI Device Engineering Lab; 1998 IEEE IEDM 98-389-392.

In-situ Barrier Formation for High Reliable W/barrier/poly-Si Gate Using Denudation of  $Wn_x$  on Polycrystalline Si; Byung Hak Lee, Dong Kyun Sohn, et al.; R & D Division, LG Semicon Co. Ltd, Korea; 1998 IEEE; IEDM 98-385-388.

An Ultra-Low Resistance and Thermally Stable W/pn-Poly-Si Gate CMOS Technology Using SI/TiN Buffer Layer; Hitoshi Wakabayashi et al.; Silicon Systems Research Labs, Japan; 1998 IEEE; IEDM 98-383-396.

Improving Gate Oxide Integrity (GOI) Of a W/WNx/dual-poly Si stacked-gate by using Wet-Hydrogen oxidation in 0.14-µm CMOS devices; Kazuhiro Ohnishi et al; Central Research Lab, Hitachi Ltd; Japan; 1998 IEEE; IEDM 98-397-400.

A Totally Wet Etch Fabrication Technology For Amorphous Silicon Thin Film Transistors; Amir Miri and Savvas G. Chamberlain; University of Waterloo, Canada; Mat. Res. Soc. Symp. Proc. vol. 377; 1995 Materials Research Society; pp. 737-742.

EP

<sup>\*</sup> cited by examiner



































## SEMICONDUCTOR CONSTRUCTIONS AND TRANSISTOR GATES

#### RELATED PATENT DATA

This application is a continuation of U.S. patent application Ser. No. 10/365,414, filed Feb. 11, 2003 now U.S. Pat. No. 6,890,843; which is a continuation of U.S. patent application Ser. No. 10/062,892, filed on Jan. 30, 2002, now U.S. Pat. No. 6,541,362; which is a continuation of U.S. patent 10 application Ser. No. 09/478,975, filed on Jan. 6, 2000, now U.S. Pat. No. 6,372,618, all of which are incorporated by reference herein.

#### TECHNICAL FIELD

The invention pertains to methods of forming semiconductor structures, including methods of forming transistor gates for field effect transistor and flash memory devices.

#### BACKGROUND OF THE INVENTION

A continuing goal in semiconductor device fabrication is to create increasing densities of circuitry on semiconductor real estate. Such goal is realized through ever-decreasing dimen- 25 sions of semiconductor circuit elements. For instance, in the early 1970's a typical gate length of a field effect transistor gate in a dynamic random access memory (DRAM) device was on the order of from 5 to 6 micrometers, and polysilicon was utilized as a sole conductive material of the gate. 30 Advances in DRAM generation of the late 1980's reduced the gate length to approximately one micrometer. However, it was found that word line resistance was too high if conductively doped polysilicon was utilized as the sole conductive component of a gate line, and accordingly silicide (such as 35 tungsten silicide, molybdenum silicide or titanium silicide) was deposited over the polysilicon. The term "polycide" was coined to describe a stack of gate materials which comprised conductively doped polysilicon having a silicide thereover.

Technological advances of the 1990's reduced the gate 40 length to less than 0.2 micrometers. It was found that the resistance of polycide materials was too high for such gates, and accordingly procedures were developed to provide a metal to replace the silicide of the polycide structure. Exemplary metals utilized are tungsten, molybdenum and titanium. 45 Such gates would be considered modern structures in current technology.

FIG. 1 shows a semiconductor wafer fragment 10 comprising a field effect transistor 12 having such a gate structure. More specifically, wafer fragment 10 comprises a substrate 50 14 having a gate structure 16 formed thereover. Gate structure 16 comprises a gate oxide layer 20 (which typically comprises silicon dioxide), a conductively-doped-semiconductive-material layer 22 (which can comprise silicon and germanium, and which typically comprises conductively doped 55 polysilicon), a conductive diffusion barrier layer 24 (which typically comprises a metal nitride, such as, for example,  $WN_x$ , TiN), a metal layer 26 (which can comprise, for example, tungsten, molybdenum or titanium), and an insulative cap 28 (which can comprise, for example, silicon nitride 60 or silicon dioxide).

Semiconductive substrate 14 can comprise, for example, conductively doped monocrystalline silicon. To aid in interpretation of the claims that follow, the terms "semiconductive substrate" and "semiconductor substrate" are defined to mean 65 any construction comprising semiconductive material, including, but not limited to, bulk semiconductive materials

2

such as a semiconductive wafer (either alone or in assemblies comprising other materials thereon), and semiconductive material layers (either alone or in assemblies comprising other materials). The term "substrate" refers to any supporting structure, including, but not limited to, the semiconductive substrates described above.

Gate structure 16 has opposing sidewalls 30, and insulative spacers 32 are formed along such opposing sidewalls. Insulative spacers 32 can comprise, for example, silicon nitride.

Source/drain regions 18 formed proximate gate structure 16, and a channel region 19 is defined beneath gate structure 16. Spacers 32 can be utilized during formation of source/drain regions 18 to space an implant of a conductivity-enhancing dopant from sidewall edges 30, and to thereby control a location of heavily doped source/drain regions 18 relative to sidewalls 30. Lightly doped diffusion regions are formed beneath spacers 32, and between heavily doped source/drain regions 18 and channel region 19, to define graded junction regions 33. The lightly doped diffusion regions are frequently formed prior to provision of spacers 32.

A problem can occur in utilizing the field effect transistor structure 12 of FIG. 1 in DRAM devices. DRAM devices normally operate with a wordline voltage in excess of power supply voltage (a so-called boosted wordline). Accordingly, transistor gates utilized in gated DRAM structures are exposed to larger electric fields than in other devices, and are more subject to breakdown and failure. Also, DRANI retention time depends on the storage node junction leakage, which in turn can be affected by the electric field at intersecting corners of the gate and the drain junction. The electric field between the gate and the drain junction often induces more junction leakage and is frequently referred to as Gate Induced Drain Leakage (GIDL). It is therefore desirable to have a thickened gate oxide region at the corner of the gate and the drain to reduce the electric field, and hence the leakage.

One of the techniques utilized to enhance integrity of transistor gates is to oxidize a portion of a semiconductive material substrate proximate the gate to form small "bird's beak" structures beneath sidewall edges 30. Such technique is illustrated in FIG. 2 wherein wafer fragment 10 is illustrated at a processing step subsequent to the formation of gate structure 16, but prior to formation of spacers 32 and source/drain regions 18. An upper surface of semiconductive material wafer 14 has been oxidized to form a silicon dioxide layer 34 which connects with gate oxide 20. Silicon dioxide layer 34 comprises small bird's beak regions 36 which extend beneath sidewalls 30. Silicon dioxide layer 34 also extends along a portion of sidewall 30 corresponding to the sidewall edges of semiconductive-material layer 22, as such edges are oxidized during the oxidation of the upper surface of semiconductive material 14.

A problem which occurs with the processing of FIG. 2 is that sidewall edges of metal layer 26 can be oxidized during the oxidation of semiconductive material 14. Oxidation of metal layer 26 forms metal oxide regions 38. The volume expansion associated with the formation of metal oxide regions 38 can cause lifting of the metal lines, which can result in failure of field effect transistor structures incorporating gate structure 16.

Among the techniques which have been utilized to avoid oxidation of the metal edge are wet hydrogen oxidation, and the utilization of silicon nitride or silicon dioxide to protect the edges. Additionally, silicon oxynitride has been utilized to cover edges of the metal material in the gate stack prior to oxidation of an upper surface of semiconductive material 14.

The above-described problems are not limited to field effect transistor technologies. The problems can also occur in stacks utilized for other memory devices, such as, for example, the gate stacks utilized in flash memory devices. FIG. 3 illustrates a semiconductor wafer fragment 50 com- 5 prising a semiconductive material substrate 52, and a flash memory device gate stack 54 formed over substrate 52. Substrate 52 can comprise, for example, monocrystalline silicon lightly doped with a p-type background dopant. Gate stack 54 comprises a gate oxide layer 56 (which can comprise silicon 10 dioxide), a floating gate 58 (which comprises semiconductive material, which can comprise Si and Ge, and which typically comprises conductively doped Polysilicon), an intergate dielectric layer 60 (which can comprise silicon dioxide), a layer conductively-doped-semiconductive-material (which can comprise conductively doped polysilicon), a barrier layer 64 (which can comprise a metal nitride), a metal layer 66 (which can comprise tungsten, titanium or molybdenum), and an insulative cap 68 (which can comprise silicon nitride). FIG. 3 also shows an oxide layer 69 over substrate 20 52, and Lightly Doped Diffusion (LDD) regions 71 implanted beneath oxide layer 69 and proximate gate stack 54. LDD regions 71 can be formed by, for example, implanting n-type conductivity enhancing dopant (such as phosphorus or arsenic) into substrate 52.

Note that layers 60, 62, 64, 66 and 68 comprise a stack identical to the stack utilized in gate structure 16. Accordingly, oxidation of semiconductive material substrate 52 can lead to problems similar to those discussed above regarding tion of semiconductive material 52 can be accompanied by oxidation of sidewall edges of metal layer 66 which can cause failure of a circuit device incorporating stack 54.

The above-described FIGS. 1-3 illustrate cross-sectional views through the described stacks of conductive and insulative materials. Such cross-sectional views are utilized to illustrate various layers within the stacks. An alternative description of the stacks of FIGS. 1-3 is to refer to the stacks as portions of patterned wordlines. In such alternative description, it is to be understood that the stacks can be portions of 40 lines extending across the respective semiconductor material substrates (i.e., the stacks can be patterned in the shape of lines). Source/drain regions will be provided at various intervals along the lines, and the lines will thus have transistor gate regions functioning as gating structures between respective 45 pairs of source/drain regions.

It would be desirable to develop alternative methods of forming gate stacks and wordlines.

#### SUMMARY OF THE INVENTION

One aspect of the invention includes a method of forming a conductive line. A line stack is formed of at least two different conductive material layers. At least one of the layers comprises a metal, and the line stack has at least one sidewall 55 the structure of FIG. 4 processed according to another method edge that includes the metal-comprising layer. The metalcomprising layer is reacted at the sidewall edge with silicon to form the metal-comprising layer to comprise a silicide at the sidewall edge and unreacted metal inwardly thereof. After the reacting, at least a portion of the line stack is oxidized.

Another aspect of the invention encompasses a method of forming a semiconductor structure. A patterned line is formed to comprise a first layer and a second layer. The first layer comprises silicon and the second layer comprises a metal. The line has at least one sidewall edge comprising a first- 65 layer-defined portion and a second-layer-defined portion. A third layer is formed along the at least one sidewall edge. The

third layer comprises silicon and is along both the first-layered-defined portion of the sidewall edge and the secondlayered-defined portion of the sidewall edge. The silicon of the third layer is reacted with the metal of the second layer to form a silicide along the second-layer-defined portion of the sidewall edge. The silicon of the third layer is removed to leave the silicon of the first layer, the metal of the second layer, and the silicide.

In another aspect, the invention encompasses another method of forming a semiconductor structure. A patterned line is formed to comprise a first layer and a second layer. The first layer comprises silicon and the second layer comprises a metal. The line has at least one sidewall edge comprising a first-layered-defined portion and a second-layered-defined portion. A third layer is formed along the at least one sidewall edge. The third layer comprises silicon and is along both the first-layer-defined portion of the sidewall edge and the second-layer-defined portion of the sidewall edge. The silicon of the third layer is reacted with metal of the second layer to form a silicide along the second-layer-defined portion of the sidewall edge. The silicon of the third layer is provided to be different than the silicon of the first layer, and is selectively removed relative to the silicon of the first layer to leave the silicide along the second-layer-defined portion of the sidewall 25 edge.

#### BRIEF DESCRIPTION OF THE DRAWINGS

Preferred embodiments of the invention are described oxidation of semiconductive material 14. Specifically, oxida- 30 below with reference to the following accompanying drawings.

> FIG. 1 is a fragmentary, diagrammatic, cross-sectional view of a semiconductor wafer fragment illustrating a prior art field effect transistor device.

> FIG. 2 is a fragmentary, diagrammatic, cross-sectional view of a semiconductor wafer fragment illustrating a prior art gate structure.

> FIG. 3 is a diagrammatic, fragmentary, cross-sectional view of a semiconductor wafer fragment illustrating a prior art gate structure for a flash memory device.

> FIG. 4 is a diagrammatic, fragmentary, cross-sectional view of a semiconductor wafer fragment illustrating a gate structure at a preliminary step of a method of the present invention.

FIG. 5 is a view of the FIG. 4 wafer fragment illustrating the structure of FIG. 4 at a processing step subsequent of that

FIG. 6. is a view of the FIG. 4 wafer fragment illustrating the structure of FIG. 4 at a processing step subsequent to that 50 shown in FIG. 5.

FIG. 7 is a view of the FIG. 4 wafer fragment illustrating the structure of FIG. 4 at a processing step subsequent to that

FIG. 8 is a view of the FIG. 4 wafer fragment illustrating of the present invention, and shown at a processing step subsequent to that of FIG. 4.

FIG. 9 is a view of the FIG. 4 wafer fragment shown at a processing step subsequent to that of FIG. 8.

FIG. 10 is a view of the FIG. 4 wafer fragment shown at a processing step subsequent to that of FIG. 9.

FIG. 11 is a view of the FIG. 4 wafer fragment shown at a processing step subsequent to that of FIG. 4, and in accordance with yet another embodiment method of the present invention.

FIG. 12 is a view of the FIG. 4 wafer fragment shown at a processing step subsequent of that of FIG. 11.

FIG. 13 is a view of the FIG. 4 wafer fragment shown at a processing step subsequent to that of FIG. 12.

FIG. **14** is a fragmentary, diagrammatic, cross-sectional view of a semiconductor wafer fragment shown at a preliminary processing step of yet another method of the present 5 invention.

FIG. 15 is a view of the FIG. 14 wafer fragment shown at a processing step subsequent to that of FIG. 14.

FIG. 16 is a view of the FIG. 14 wafer fragment shown at a processing step subsequent to that of FIG. 15.

FIG. 17 is a view of the FIG. 14 wafer fragment shown at a processing step subsequent to that of FIG. 16.

### DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS

This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws "to promote the progress of science and useful arts" (Article 1, Section 8).

In particular aspects, the invention encompasses methods of protecting a metal layer during oxidation of a proximate substrate by forming silicide structures over regions of the metal layer. The silicide protects regions of the metal layer from being exposed to oxidizing conditions.

A first embodiment method of the present invention is described with reference to FIGS. 4-6. Referring initially to FIG. 4, such illustrates a semiconductor wafer fragment 100 comprising a semiconductive material substrate 102 having a gate stack 104 formed thereover. Semiconductive material 30 substrate 102 can comprise, for example, monocrystalline silicon lightly doped with a p-type background dopant. Gate stack 104 comprises a gate dielectric layer 106 (which can comprise, for example, silicon dioxide), a semiconductivematerial layer 108 (which can comprise silicon and germa- 35 nium, and which typically comprises conductively doped polysilicon), a barrier layer 110 (which can comprise, for example, a metal nitride, such as titanium nitride or tungsten nitride), a metal layer 112 (which preferably comprises an elemental form of a metal, and which can comprise, for 40 example, tungsten, titanium, cobalt or molybdenum), and an insulative cap 114 (which can comprise, for example, silicon nitride and/or silicon dioxide).

For purposes of interpreting this disclosure and the claims that follow, a layer which is referred to as a "silicon layer" is 45 to be understood to comprise silicon and may consist essentially of silicon, but not necessarily to consist essentially of silicon unless it is expressly stated that such layer consists essentially of silicon. Accordingly, a "silicon layer" can comprise, for example, silicon and germanium. Additionally, a 50 "metal layer" is to be understood to comprise metal and may consist essentially of metal, but not to necessarily consist essentially of metal unless it is specifically stated to consist essentially of metal.

Gate stack 104 comprises sidewalls 116, and such sidewalls comprise portions of each of layers 106, 108, 110, 112 and 114. In particular aspects of the invention, layer 108 can be referred to as a first layer and layer 112 as a second layer. The portion of sidewall 116 corresponding to layer 112 can thus be referred to as a second-layer-defined portion, and the portion of sidewall 116 corresponding to layer 108 can be referred to as a first-layer-defined portion.

Substrate 102 comprises an upper surface 118, some of which is covered by gate stack 104, and some of which extends beyond gate stack 104. An etch stop layer 117 is 65 formed over upper surface 118 of substrate 102. Such etch stop layer can comprise, for example, silicon oxide or silicon

6

nitride. A silicon layer 120 is formed over upper surface 118 of substrate 102 (and specifically on etch stop layer 117), along sidewalls 116 of gate stack 104, and over an upper surface of gate stack 104. Layer 120 can comprise, for example, silicon in amorphous or polycrystalline form, and is typically formed to a thickness of from about 100 angstroms to about 200 angstroms. Silicon layer 120 can be formed by chemical vapor deposition to provide layer 120 to lie conformally over the sidewalls and top of gate stack 104. Generally, the difference between whether layer 120 comprises amorphous silicon or polycrystalline silicon is determined by a temperature of deposition, with amorphous silicon being deposited at temperatures of from about 500° C. to about 550° C., and polycrystalline silicon being deposited at temperatures of from about 580° C. to about 625° C.

In particular aspects of the invention, silicon layer 120 comprises a different composition than silicon-containing layer 108. Such difference in composition can correspond to, for example, a difference in dopant concentration within sili-20 con layer 120 relative to silicon layer 108. For instance, layer 108 preferably has a conductivity-enhancing impurity concentration of at least 1×10<sup>18</sup> atoms/cm<sup>3</sup> to render layer 108 electrically conductive. Accordingly, layer 120 can be provided with a conductivity-enhancing dopant concentration of less than  $1 \times 10^{18}$  atoms/cm<sup>3</sup> to provide a difference between layers 120 and 108. Such difference can be exploited in later steps of the method to enable layer 120 to be selectively removed relative to layer 108. In particular embodiments, layer 120 can be provided to be substantially undoped with conductivity-enhancing impurity, with the term "substantially undoped" understood to mean a dopant concentration of less than or equal to about  $1 \times 10^{15}$  atoms/cm<sup>3</sup>. A "substantially undoped" silicon layer is different than an "undoped" silicon layer in that an "undoped" silicon layer would have a dopant concentration of about zero, whereas a "substantially undoped" silicon layer can have a dopant concentration from zero to as high as about 10<sup>15</sup> atoms/cm<sup>3</sup>.

In particular aspects of the invention, layer 120 can be referred to as a third layer which extends along both the portion of the sidewall 116 defined by silicon layer 108, and the portion defined by metal layer 112.

FIG. 5 shows fragment 100 after exposure to conditions which react silicon of layer 120 with metal of layer 112 to form silicide regions 122. Exemplary reaction conditions are to anneal fragment 100 at 900° C. for about 20 minutes in an inert atmosphere. Alternative reaction conditions comprise rapid thermal processing (RTP) for ten seconds to 950° C. The second reaction conditions can be preferred in order to avoid dopant redistribution between silicon layers 120 and 108.

Referring to FIG. 6, layer 120 (FIG. 5) has been removed to leave silicide regions 122 along sidewalls 116. Removal of layer 120 can be accomplished by, for example, a timed etch, such as, for example, a timed reactive ion etch, wet etch, or high density plasma etch. Preferably, the etch will not appreciably etch into the sidewalls of silicon layer 108, (with the term "appreciable etching" meaning an etch of more than 5 angstroms into the sidewall), and also preferably the etch stops on etch stop layer 117 rather extending into upper surface 118 of substrate 102. Particular etching methodology can be utilized in embodiments in which silicon layer 120 (FIG. 5) comprises a different composition than silicon layer 108. In such embodiments, the etching preferably takes advantage of such differences in composition to selectively remove silicon of layer 120 relative to silicon of layer 108. For instance, if layer 120 comprises silicon which is less doped than the silicon of layer 108, such less doped silicon can be

selectively removed utilizing a tetramethylammonium hydroxide (TMAH) etch solution.

FIG. 7 shows fragment 100 after exposure to oxidizing conditions. It is noted that etch stop layer 117 can be stripped from over substrate 102 prior to the exposure of the substrate to oxidizing conditions, or can remain, and if it comprises silicon dioxide, be expanded upon exposure of the underlying substrate to oxidizing conditions. The oxidizing conditions incorporate silicon from upper surface 118 of substrate 102 into a layer 130 of silicon dioxide, and also incorporate silicon from sidewalls of layer 108 into silicon dioxide. Further, the oxidation has formed small bird's beaks 132 under sidewall edges 116 of gate stack 104. However, in contrast to the prior art (FIG. 2 illustrates the result of an exemplary prior art process) the oxidation has not oxidized sidewalls of metal layer 112. Rather, silicide regions 122 have protected the sidewalls of metal layer 112 during the oxidation.

FIGS. **8-10** illustrate an embodiment of the invention wherein the silicon of layer **120** (FIG. **5**) is converted to a form which can be selectively removed relative to the silicon of 20 layer **108**. Referring initially to FIG. **8**, such illustrates wafer fragment **100** at a processing step subsequent to that shown in FIG. **5**. Specifically, silicon layer **120** of FIG. **5** has been subjected to oxidizing conditions to convert the layer to a silicon dioxide layer **140**. Subsequent processing such as, for example, wet etching of oxide layer **140** in a diluted HF solution can selectively remove the oxide of layer **140** relative to non-oxidized silicon of layer **108** to form the structure of FIG. **6** (although some etching into sidewall edge **116** may occur).

FIG. 9 shows wafer fragment 100 after a second insulative layer 143 has been formed over silicon dioxide layer 140 (the second insulative layer can comprise, for example, silicon oxide or silicon nitride), and both silicon dioxide layer 140 and second insulative layer 143 have been exposed to an 35 anisotropic etch to form insulative spacers 142. Exemplary conditions for anisotropically etching silicon dioxide are etching of the silicon dioxide in a magnetic loop discharge plasma, or utilization of a fluorine-containing plasma in a reactive ion etch. It is noted that layer 117 is shown remaining 40 over substrate 102 after the anisotropic etch of materials 142 and 143. In embodiments in which layer 117 comprises silicon nitride and materials 142 and 143 both comprise silicon dioxide, layer 117 can function as an etch stop layer to protect substrate 102 during the anisotropic etch of layers 142 and 45 143. Alternatively, if layer 117 comprises silicon dioxide, and materials 142 and 143 also comprise silicon dioxide, layer 117 can form a buffer over substrate 102 to protect substrate 102 during a timed anisotropic etch of materials 142 and 143.

FIG. 10 shows a dopant 144 implanted into fragment 100 to 50 form source/drain regions 146 proximate gate stack 104. Source/drain regions 146 are aligned utilizing spacers 142. In subsequent processing (not shown) spacers 142 can be removed, and substrate 102 can be oxidized to form small bird's beak structures analogous to the structures 132 of FIG. 557. Further, graded junction regions can be implanted proximate source/drain regions 146 subsequent to removal of spacers 142. Alternatively, graded junctions (such as LDD or "link-up" regions) can be implanted in a processing step prior to that shown in FIG. 4. Such processing a step can, for 60 example, occur after formation of gate stack 104 and before deposition of silicon layer 120.

Yet another method of the present invention is described with reference to FIGS. 11-13. Referring to FIG. 11, wafer fragment 100 is shown at a processing step subsequent to that 65 of FIG. 4, and specifically is shown after a material 153 is provided over silicon layer 120 (FIG. 4), and both material

8

153 and silicon layer 120 have been subjected to anisotropic etching. Material 153 can comprise, for example, silicon dioxide or silicon nitride. The anisotropic etching removes the silicon layer from over stack 104 and leaves portions 150 and 152 of the silicon layer along sidewall edges 116.

Referring to FIG. 12, fragment 100 is shown after exposure to suitable conditions to react silicon of portions 150 and 152 with metal of layer 112 to form silicide regions 154. Such suitable conditions can comprise, for example, the conditions described above with reference to FIG. 5.

Referring to FIG. 13, anisotropically etched material 153 is utilized with portions 150 and 152 as spacers during an implant of a dopant 156. The implanted dopant forms source/drain regions 158. Also shown are graded junction regions 190 (such as, for example, LDD regions or halo regions), which can be formed by, for example, an angled implant. After formation of source/drain regions 158 and graded junction regions 190, stack 104 comprises a gate for a field effect transistor which gatedly connects source/drain regions 158 with one another. Stack 104 defines a channel region 160 thereunder which is between the source/drain regions 158. In further processing (not shown) portions 150 and 152 can be removed. Such further processing can be similar to that described above with reference to FIG. 6, and can occur before or after formation of diffusion regions 158.

In yet other aspects of the invention, the utilization of material 153 can be avoided, to leave only portions 150 and 152 along stack 104. Further, portions 150 and 152 can be removed prior to any implant of source/drain regions, to form a structure identical to that shown in FIG. 6. Such structure can be subjected to the oxidative processing described with reference to FIG. 7. Alternatively, such oxidative processing can occur after formation of source/drain regions 158, and either with portions 150 and 152 in place, or after portions 150 and 152 have been removed.

Another method encompassed by the present invention is described with reference to FIGS. 14-17. In referring to FIGS. 14-17, similar numbering will be used as was utilized in describing FIGS. 4-13, with differences indicated by the suffix "a".

FIG. 14 shows a semiconductor wafer fragment 100a which is similar to the fragment 100 of FIG. 4. Fragment 100a of FIG. 14 differs from fragment 100 of FIG. 4 in that fragment 100a comprises a silicon dioxide layer 106a having portions which extend outwardly beyond stack 104, as well as having a portion beneath stack 104. In contrast, fragment 100 of FIG. 4 has a silicon dioxide layer 106 which is patterned to have sidewalls coextensive with sidewalls of silicon layer 108, and accordingly, part of sidewalls 116 of gate stack 104.

Fragment 100a comprises a silicon layer 120 identical to that of FIG. 4 fragment 100, and such silicon layer can be processed identically to the processing described above with reference to FIGS. 5-13. A particular processing sequence is described with reference to FIGS. 15-17. Referring to FIG. 15, wafer fragment 100a is shown after silicon layer 120 (FIG. 14) has been subjected to an anisotropic etch to convert the layer to extensions 170 which extend along sidewall edges 116 of gate stack 104. The shown etch has stopped at oxide layer 106a. Such can be accomplished by timing an etch of layer 120 to stop at silicon dioxide layer 106a, or by utilizing etchant conditions which are selective for the silicon material of layer 120 relative to the silicon dioxide of layer 106a. In an alternative embodiment of the invention (not shown), etch conditions can be utilized which do not stop at layer 106a, but which rather extend through layer 106a to substrate 102. Such conditions pattern layer 106a into an insulative layer which is

only beneath stack 104 and extensions 170 (i.e., which does not extend outwardly beyond extensions 170).

Referring to FIG. 16, fragment 100a is subjected to conditions which react silicon from extensions 170 with metal from layer 112 to form silicide extensions 172. Suitable conditions 5 for reacting the silicon and metal are the conditions described above with reference to FIG. 5.

Referring to FIG. 17, extensions 170 (FIG. 16) are removed to leave silicide regions 172 protecting sidewalls of metal **112**. Portions of silicon dioxide layer **106***a* which were covered by extensions 170 in the processing step of FIG. 16 remain after extensions 170 are removed. After removal of extensions 170, fragment 100a can be subjected to oxidation conditions such as those described above with reference to FIG. 7. In alternative embodiments of the present invention, 15 extensions 170 can be utilized as spacers during an implant of dopant to form source/drain regions in processing similar to that described above with reference to FIG. 13.

Although the invention has been described with reference to methods of forming field effect transistor structures, it is to 20 tive layer comprises a dopant. be understood that the invention can also be applied to methods of forming other memory devices, such as, for example, flash memory devices. An exemplary method of utilizing the techniques described with reference to FIGS. 4-17 to form flash memory devices is to form the gate stacks described in 25 FIGS. 4-17 over floating gate structures (with an exemplary floating gate structure shown in FIG. 3). The gate stacks will, of course, generally be separated from a floating gate by an intergate dielectric, such as, for example, the dielectric 60 described with reference to FIG. 3.

In compliance with the statute, the invention has been described in language more or less specific as to structural and 10

methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.

The invention claimed is:

- 1. A transistor gate comprising a semiconductive layer and 10 a metal layer, the semiconductive and metal layers defining a stack having opposing sidewalls, wherein:
  - a silicide-comprising material is formed along at least one of the sidewalls of the stack; and
  - an oxide-comprising material is formed along the sidewall of the semiconductive layer without being formed along the sidewalls of the metal layer.
  - 2. The transistor gate of claim 1 wherein the metal layer comprises tungsten.
  - 3. The transistor gate of claim 1 wherein the semiconduc-
  - 4. The transistor gate of claim 1 wherein the silicide-comprising material is formed along a sidewall of the metal layer without being formed along a sidewall of the semiconductive layer.
  - 5. The transistor gate of claim 1 further comprising a barrier layer between the metal layer and the semiconductive layer, wherein the barrier layer comprises opposing sidewalls, the sidewalls of the barrier layer being substantially free of both the silicide-comprising and oxide-comprising materials.